

#### **Q1) Dynamic Arrays**

#### ❖ Code:

```
module Q1 ();
    int dyn_arr2 [] = '{9,1,8,3,4,4};
    int dyn_arr1 [] = new[6];
        foreach (dyn_arr1[i]) begin
            dyn_arr1[i] = i;
        $display("dyn_arr1 elements: %0p, Size = %0d",dyn_arr1, dyn_arr1.size());
        $display("dyn_arr2 elements: %0p, Size = %0d",dyn_arr2, dyn_arr2.size());
        dyn_arr1.delete();
       dyn arr2.reverse();
        $display("dyn arr2 Reversed: %0p",dyn arr2);
       dyn arr2.reverse();
        dyn arr2.sort();
        $display("dyn_arr2 Sorted: %0p",dyn_arr2);
        dyn_arr2.rsort();
        $display("dyn_arr2 Reverse Sorted: %0p",dyn_arr2);
        dyn_arr2.shuffle();
        $display("dyn_arr2 Suffled: %0p",dyn_arr2);
   end
```

#### **❖ Simulation Transcript:**

```
# dyn_arr1 elements: 0 1 2 3 4 5, Size = 6
# dyn_arr2 elements: 9 1 8 3 4 4, Size = 6
# dyn_arr2 Reversed: 4 4 3 8 1 9
# dyn_arr2 Sorted: 1 3 4 4 8 9
# dyn_arr2 Reverse Sorted: 9 8 4 4 3 1
# dyn_arr2 Suffled: 8 1 4 3 9 4
```

## Q2) Counter:

## **❖** <u>Verification Plan:</u>

| Label    | Design Requirement<br>Description                                                                                             | Stimulus Generation                                                                                                       | Functional<br>Coverage | Functionality Check                                           |
|----------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------------------------------------|
| Counter1 | when reset is asserted, Output should be low, and <b>zero</b> should be high                                                  | Directed at the start of the simulation, then randomized with constraint to be inactive 90% of time during the simulation | -                      | A checker in the testbench to make sure the output is correct |
| Counter2 | When <b>load_n</b> is low, <b>count_out</b> should take the  value of <b>load_data</b> input                                  | Randomization with constraint on <b>load_n</b> to be high 70% of simulation time                                          | -                      | Output Checked against golden model                           |
| Counter3 | Counter should only increment or decrement if rst_n is inactive and, ce signal is high else keep the current count_out value. | Randomization with constraint on <b>ce</b> to be high 70% of simulation time                                              | -                      | Output Checked<br>against golden model                        |
| Counter4 | If rst_n is disabled and ce is enabeled, if: up_down = o → decrement Up_down = 1 → increment                                  | Randomization with constraint on <b>up_down</b> to be high 50% of simulation time                                         | -                      | Output Checked<br>against golden model                        |
| Counter5 | Check that when the bus count_out value equals the max possible value, max_count should be high                               | Randomized                                                                                                                | -                      | Output Checked against golden model                           |

#### **❖** Constraints class:

```
package A2;
      class CounterConstraints;
      //Counter
      class CounterConstraints;
      parameter WIDTH = `WIDTH;
      rand bit rst_n;
      rand bit load_n;
10
      rand bit up_down;
11
      rand bit ce;
      rand bit [WIDTH-1:0] data_load;
12
13
     function new();
14
15
          $display("WIDTH = %0d", WIDTH);
      endfunction
16
17
18
19
           constraint CounterSignals{
20
                rst_n dist {
21
22
                    'b0 := 10,
23
                    'b1 := 90
24
                };
25
                load_n dist {
26
                    'b0 := 70,
27
                    'b1 := 30
28
                };
29
                ce dist {
30
                     'b0 := 70,
31
                    'b1 := 30
32
                };
33
                up_down dist {
34
                     'b0 := 50,
35
                    'b1 := 50
36
                };
37
               data_load !=0;
38
39
           endclass
      endpackage
40
```

#### **❖** Test bench:

```
module Q2();
         CounterConstraints constraintVals = new;
         parameter WIDTH = constraintVals.WIDTH;
40
41
         bit clk, rst_n, load_n, up_down, ce;
         bit [WIDTH-1:0] data_load;
         logic [WIDTH-1:0] count_out;
         logic max_count;
45
         logic zero;
46
         int Error_Count, Correct_Count;
         counter#(.WIDTH(WIDTH)) DUT (.*);
49
     //---clk generation
         initial begin
52
              clk = 0;
              forever begin
54
                  #1 clk = !clk;
         end
```

```
initial begin
    Error_Count = 0;
   Correct_Count = 0;
//--Counter1
   load_n = 0;
    data_load = 'hf;
   assert_reset;
    repeat(50) begin
       assert (constraintVals.randomize());
        rst_n = constraintVals.rst_n;
       load_n = constraintVals.load_n;
        ce = constraintVals.ce;
        up_down = constraintVals.up_down;
        data_load = constraintVals.data_load;
        check_result(rst_n, ce,load_n,up_down,data_load);
    $display("Correct Count: %0d",Correct_Count);
    $display("Error Count: %0d", Error_Count);
    $stop;
end
```

```
task GoldenModel(
               input rst_n, ce,load_n,up_down,[WIDTH-1:0] data_load,
               output zero,max_count,[WIDTH-1 : 0]count_out
               if (rst_n == 0) begin
                  max_count = 0;
                   count_out = 'b0;
               else if (load_n == 0) count_out = data_load;
110
111
               else if (ce) begin
112
                   if(up_down == 1) count_out = count_out + 1;
113
114
                   else count_out = count_out - 1;
115
116
               if (count_out == 0) zero = 1;
117
118
               else zero = 0;
120
               if (count_out == {WIDTH{1'b1}}) max_count = 1;
121
               else max_count = 0;
123
124
          endtask
```

```
86
          task assert_reset ;
87
          rst_n = 0;
88
          @(negedge clk);
          if ((count_out != 'b0)&&(zero != 1'b1))begin
89
              $display("Reset failed");
90
91
              Error_Count++;
92
93
          else begin
94
              $display("Reset Passed");
95
              Correct_Count++;
96
          end
97
          rst_n = 1;
98
          @(negedge clk);
99
          endtask
```

```
task check_result (
               input rst_n, ce,load_n,up_down,[WIDTH-1:0] data_load
 logic zero_expected,max_count_expected;
logic [WIDTH-1:0] count_out_expected;
GoldenModel(
               rst_n, ce,load_n,up_down,data_load,
                {\tt zero\_expected,max\_count\_expected,count\_out\_expected}
@(negedge clk);
 if((count\_out == count\_out\_expected) \&\&(zero == zero\_expected) \&\&(max\_count == max\_count\_expected)) \ begin to the count\_out\_expected) begin to the count\_out\_expe
               Correct_Count++;
              if (zero != zero_expected)
                             $display("Time: %0t, Failed for Zero flag",$time);
              else if (max_count != max_count_expected)
                             $display("Time: %0t, Failed for max_count flag, count_out= %0h",$time,count_out);
              else if (count_out != count_out_expected)
                               $display("Time: %0t, Failed for count_out, Expected: %0b, Result: %0b",$time, count_out_expected,count_out);
              Error_Count++;
              $stop;
```

#### ❖ Do file:

### ❖ Result:

```
# WIDTH = 4
# Reset Passed
# Correct Count: 51
# Error Count: 0
```

## Waveform:



### **❖** Coverage Report:

| 92 | Statement Coverage:                    |      |      |        |          |
|----|----------------------------------------|------|------|--------|----------|
| 93 | Enabled Coverage                       | Bins | Hits | Misses | Coverage |
| 94 |                                        |      |      |        |          |
| 95 | Statements                             | 7    | 7    | 0      | 100.00%  |
| 96 |                                        |      |      |        |          |
| 97 | ====================================== |      |      |        |          |

| Toggle Coverage:<br>Enabled Coverage                                 |               | ins      | Hits     | Misses | Covera | age     |            |
|----------------------------------------------------------------------|---------------|----------|----------|--------|--------|---------|------------|
| Toggles                                                              |               | 30       |          | 0      | 100.0  | <br>90% |            |
| ============                                                         | =====Tog      | gle Deta | ils====  |        |        | ======= |            |
| Toggle Coverage for in                                               | stance /\Q2#D | OUT      |          |        |        |         |            |
|                                                                      |               |          | Node     | 1H-    | >0L    | 0L->1H  | "Coverage" |
|                                                                      |               |          | ce       |        | 1      | <br>1   | 100.00     |
|                                                                      |               |          | clk      |        | 1      | 1       | 100.00     |
|                                                                      |               | count_c  | out[3-0] |        | 1      | 1       | 100.00     |
|                                                                      |               | data_lo  | ad[0-3]  |        | 1      |         | 100.00     |
|                                                                      |               |          | load_n   |        | 1      |         | 100.00     |
|                                                                      |               | ma       |          |        |        |         | 100.00     |
|                                                                      |               |          | _        |        |        |         | 100.00     |
|                                                                      |               |          | • —      |        |        |         | 100.00     |
|                                                                      |               |          | zero     |        | 1      | 1       | 100.00     |
| Total Node Count =<br>Toggled Node Count =<br>Untoggled Node Count = | 15            |          |          |        |        |         |            |
| Toggle Coverage =                                                    | 100.00%       | (30 of 3 | 0 bins)  |        |        |         |            |
| Total Coverage By Instance (filtered view): 100.00%                  |               |          |          |        |        |         |            |

# Q3) ALSU

## **❖** <u>Verification Plan:</u>

| Label | Design Requirement<br>Description                                                                                                                                                                   | Stimulus<br>Generation                                                                                                          | Functional<br>Coverage | Functionality Check                                           |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------------------------------------|
| ALSU1 | when reset is asserted,<br>Outputs should be Low for at<br>least one clk cycle.                                                                                                                     | Directed at the start of the simulation                                                                                         | -                      | A checker in the testbench to make sure the output is correct |
| ALSU2 | In case opcode = ADD/MULT,<br>& no invalid case, <b>LEDs</b><br>should = 0 &out should = A +<br>B or A*B                                                                                            | Randomized under<br>constraint of having A<br>and B equals to(<br>Max., Min., Zero)<br>most of the time,                        | -                      | Comparing results to a refrence golden model                  |
| ALSU3 | If opcode = OR/XOR and no invalid cases, if both red_op_A/B are low, out = A OR/XOR B, else if red_op_A is high, out = redOR/XOR A, else if red_op_A is low and red_op_b is high, out = redOR/XOR B | Randomized under constraint of having A/B having a high bit is reduction operation                                              | -                      | Comparing results to a refrence golden model                  |
| ALSU4 | verify Shift/ Rotate operations                                                                                                                                                                     | Random during the simulation                                                                                                    | -                      | Comparing results to a refrence golden model                  |
| ALSU5 | Verifying correct behaviour if invalid operation happens, <b>LEDs</b> should blink and <b>out</b> should be low, if bypass → out = the bypassed signal with higher priority for A                   | Randomized under<br>constraints of having<br>less invalid<br>operations, and low<br>probabity of having a<br>bypass signal high | -                      | Comparing results to a refrence golden model                  |

#### **❖** Constraints class:

```
opcode dist {
               [OR:ROTATE] :/ 95,
               [INVALID_6:INVALID_7] :/ 5
           };
           bypass_A dist{
               0 := 90,
1 := 10
           };
           bypass_B dist{
              0 := 90,
               1 := 10
           };
           if( opcode == (OR||XOR)){
               red_op_A dist{
                   0 := 50,
                   1 := 50
               };
               red_op_B dist{
V
                   0 := 50,
                   1 := 50
           else {
               red_op_A dist{
                   0 := 98,
               };
               red_op_B dist{
                   0 := 98,
                   1 := 2
               };
      endclass
   endpackage
```

### ❖ TestBench:

```
bit clk, cin, rst, red_op_A, red_op_B, bypass_A, bypass_B, direction, serial_in;
opcode_e opcode;
bit signed [2:0] A, B;
logic [15:0] leds,leds_exp;
logic signed [5:0] out,out_exp;
bit cin_reg, red_op_A_reg, red_op_B_reg, bypass_A_reg, bypass_B_reg, direction_reg, serial_in_reg;
opcode_e opcode_reg;
bit signed [2:0] A_reg, B_reg;
int Error_Count, Correct_Count;
ALSUconstraints constraintVals = new;
ALSU DUT (.*);
initial begin
    forever begin
        #1 clk = !clk;
initial begin
    Error_Count = 0;
    Correct_Count = 0;
    assert_reset;
```

```
// ALSU 2,3,4,5
   repeat(2000) begin
       assert (constraintVals.randomize());
       rst = constraintVals.rst;
       cin = constraintVals.cin;
       red_op_A = constraintVals.red_op_A;
       red_op_B = constraintVals.red_op_B;
       bypass_A = constraintVals.bypass_A;
       bypass_B = constraintVals.bypass_B;
       direction = constraintVals.direction;
       serial_in = constraintVals.serial_in;
       opcode = constraintVals.opcode;
       A = constraintVals.A;
       B = constraintVals.B;
       if (rst) check_reset;
        else begin
            check_result(
                rst, cin, red_op_A, red_op_B, bypass_A, bypass_B,
                direction, serial_in, A, B, opcode
                );
        end
       red_op_A = 1;
       red_op_B = 1;
        check_result(
            rst, cin, red_op_A, red_op_B, bypass_A, bypass_B,
            direction, serial_in, A, B, opcode
        );
```

```
// directed case to complete code coverage
226
                   bypass_A = 1;
                   bypass_B = 1;
228
                   check_result(
                       rst, cin, red_op_A, red_op_B, bypass_A, bypass_B,
                       direction, serial_in, A, B, opcode
                   );
               $display("Correct Count: %0d", Correct_Count);
233
               $display("Error Count: %0d", Error_Count);
               $stop;
235
          end
236
```

```
240
           task assert_reset();
241
242
                rst = 1;
243
                check_reset();
244
           endtask
245
246
           task check_reset();
247
               @(negedge clk);
248
                if (out == 0 && leds == 0) begin
249
                    @(negedge clk);
250
                    if(out == 0 && leds == 0) begin
251
                        Correct_Count++;
252
                        $display("Reset passed");
253
                    end
254
                    else begin
255
                        Error_Count++;
256
                        $display("Reset failed");
257
                        $stop;
258
                    end
259
260
                else begin
261
                        Error_Count++;
262
                        $display("Reset failed");
263
                        $stop;
264
265
                reset_internals();
266
           endtask
267
```

```
task GoldenModel();
    bit valid;
if (rst) begin
    reset_internals();
    out_exp = 'b0;
    leds_exp ='b0;
else begin
    check_validity(red_op_A_reg, red_op_B_reg, opcode_reg, valid);
    // leds expected behavior
if (!valid) begin
   leds_exp = ~leds;
    else begin
        leds_exp = 'b0;
    // out expected behavior
    if(bypass_A_reg) begin
        out_exp = A_reg;
    else if (bypass_B_reg) begin
        out_exp = B_reg;
    else if (!valid) begin
        out_exp = 'b0;
    end
```

```
else begin
case (opcode_reg)
OR: begin
if(re
                       if(red_op_A_reg) begin
   out_exp = |A_reg;
end else if (!red_op_A_reg && red_op_B_reg) begin
                             out_exp = |B_reg;
                        end else begin
                             out_exp = A_reg | B_reg;
                  end
            XOR: begin
                       if(red_op_A_reg) begin
| out_exp = ^A_reg;
end else if (!red_op_A_reg && red_op_B_reg) begin
                             out_exp = ^B_reg;
                       end else begin
                             out_exp = A_reg ^ B_reg;
            ADD: begin
                       out_exp = A_reg+B_reg+cin_reg;
           MULT: begin
                       out_exp = A_reg*B_reg;
            SHIFT: begin
                       if (direction_reg) out_exp = {out_exp[4:0], serial_in_reg};
else if (!direction_reg) out_exp = {serial_in_reg, out_exp[5:1]};
            ROTATE: begin
                       if (direction_reg) out_exp = {out_exp[4:0], out_exp[5]};
else if (!direction_reg) out_exp = {out_exp[0], out_exp[5:1]};
            default: begin
   out_exp = 'b0;
      endcase
end
update_internals();
```

```
task reset_internals();
                cin_reg = 'b0;
                red_op_A_reg = 'b0;
                red_op_B_reg = 'b0;
                bypass_A_reg = 'b0;
                bypass_B_reg = 'b0;
                direction_reg = 'b0;
                serial_in_reg = 'b0;
                opcode_reg = OR;
                A_reg = 'b0;
                B_reg = 'b0;
           endtask
           task update_internals();
                cin_reg = cin;
363
                red_op_A_reg = red_op_A;
364
                red_op_B_reg = red_op_B;
                bypass_A_reg = bypass_A;
                bypass_B_reg = bypass_B;
                direction_reg = direction;
                serial_in_reg = serial_in;
                opcode_reg = opcode;
                A_reg = A;
370
                B_reg = B;
           endtask
```

```
task <mark>check_validity(</mark>
        input red_op_A, red_op_B, opcode_e opcode,
        output isValid
        case (opcode)
            INVALID_6, INVALID_7 : isValid = 0;
            ADD, MULT, SHIFT, ROTATE: begin
                if( red_op_A || red_op_B) isValid = 0;
                else isValid = 1;
            default: isValid =1;
    task check_result (
        input rst, cin, red_op_A, red_op_B, bypass_A, bypass_B, direction, serial_in,
        signed [2:0] A, B, opcode_e opcode
        GoldenModel();
        @(negedge clk);
if((out == out_exp)&&(leds == leds_exp)) begin
            Correct_Count++;
        end
            if (out != out_exp)
                $display("Time: %0t, Failed, out = %0h, Exected: %0h",$time,out, out_exp);
            else if (leds != leds_exp)
                 $display("Time: %0t, Failed, leds = %0h, Expected: %0h",$time,leds,leds_exp);
            Error_Count++;
            $stop;
        end
endmodule
```

### ❖ Do file:

```
runQ3.do
vlib work
vlog package.sv
vlog ALSU.v Assignment2.sv +cover -covercells
vsim -voptargs=+acc Q3 -cover
add wave *
coverage save ALSU_tb.ucdb -onexit -du ALSU
run -all
coverage exclude -src ALSU.v -allfalse -line 76 -code b
quit -sim
vcover report ALSU_tb.ucdb -details -annotate -all -output coverage_rpt.txt
```

### **❖** Bugs found:

| Bug<br>Description                                                                                       | Wrong code                | Correction                                                                                                         |
|----------------------------------------------------------------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------|
| Internal wire (cin_reg) was defined to be signed, which causes sign extension in the addition processes. | reg signed [1:0] cin_reg; | Cin_reg should be unsigned, and no need to have a width more than one bit                                          |
| The case statement should use the value of opcode_reg                                                    | case (opcode)             | Opcode → opcode_reg                                                                                                |
| Missing FULL_ADDER parameter check when opcode = add, hence, cin wasn't taken into consideration         | out <= A_reg + B_reg;     | 3'h2:begin if(FULL_ADDER == "ON") out <= A_reg + B_reg + cin_reg; else out <= A_reg + B_reg; end // no full adder? |

### ❖ Results:

```
# Reset passed
 Reset passed
 Reset passed
 Reset passed
 Reset passed
 Reset passed
 Reset passed
Reset passed
Reset passed
Reset passed
# Correct Count: 2003
# Error Count: 0
    Note: $stop : Assignment2.sv(236)
Time: 4182 ns Iteration: 1 Instance: /Q3
 ** Note: $stop
```

### Waveform:



#### ❖ Coverage Report:

- Excluded **all False case** in the case statement, since invalid opcodes are handled by the flag (**invalid opcode**)

```
Condition Coverage:
Enabled Coverage
Bins Covered Misses Coverage
Conditions 6 6 0 100.00%

Expression Coverage:
Enabled Coverage
Bins Covered Misses Coverage
Coverage
Expressions 8 8 0 100.00%
```

```
Statement Coverage:
Enabled Coverage
Bins Hits Misses Coverage
-----Statements
48
48
0
100.00%
```

```
Toggle Coverage:
Enabled Coverage
Bins Hits Misses Coverage
Toggles
Bins Hits Misses Coverage
```

```
Total Coverage By Instance (filtered view): 100.00%
```

